# 14-Bit 100 KSPS Complete Sampling ADC #### **FEATURES** AC Characterized and Specified 100k Conversions per Second 1 MHz Full Power Bandwidth 500 kHz Full Linear Bandwidth 80 dB S/N+D (K Grade) Twos Complement Data Format (Bipolar Mode) Straight Binary Data Format (Unipolar Mode) 10 M $\Omega$ Input Impedance 8-Bit Bus Interface (See AD1779 for 16-Bit Interface) On-Board Reference and Clock Unipolar or Bipolar Input Range PRODUCT DESCRIPTION The AD1679 is a complete, 14-bit monolithic analog-to-digital converter, consisting of a sample-hold amplifier (SHA), a microprocessor compatible bus interface, a voltage reference and clock generation circuitry. The 14 data bits are accessed by an 8-bit bus in two read operations (8+6), with left justification. Data format is straight binary for unipolar mode and twos complement binary for bipolar mode. The input has a full-scale range of 10 V with a full power bandwidth of 1 MHz and a full linear bandwidth of 500 kHz. High input impedance (10 $M\Omega$ ) allows direct connection to unbuffered sources without signal degradation. This product is fabricated on Analog Devices' BiMOS process, combining low power CMOS logic with high precision, low noise bipolar circuits; laser-trimmed thin-film resistors provide high accuracy. The converter utilizes a recursive subranging algorithm, which includes error correction, and flash converter circuitry to achieve high speed and resolution. The AD1679 operates from +5 V and $\pm 12$ V supplies and dissipates 720 mW. A 28-pin plastic DIP and a 0.6" wide ceramic DIP are available. Contact factory for surface-mount package options. RODUCT HIGHLIGHTS COMPLETE INTEGRATION: The AD1679 minimizes external component requirements by combining a high speed sample-hold amplifier (SHA), ADQ, 5 V reference, clock and digital interface on a single chip. This provides a fully specified sampling A/D function unattainable with discrete - PERFORMANCE: The AD1679 provides a throughput of 100k conversions per second. SNL+D is 80 dB K grade) at 10 kHz and remains flat beyond the Nyquist frequency. - 3. SPECIFICATIONS: The AD1679 is specified for ac (or "dynamic") parameters such as S/N+D ratio, THD and IMD. These parameters are important in signal processing applications as they indicate the AD1679's effect on the spectral content of the input signal - 4. EASE OF USE: The pinout is designed for easy board layout, and the two read output provides compatibility with 8-bit buses. Factory trimming eliminates the need for calibration modes or external trimming to achieve rated performance. - RELIABILITY: The AD1679 utilizes Analog Devices' monolithic BiMOS technology. This ensures long term reliability compared to multichip and hybrid designs. ## **SPECIFICATIONS** AC SPECIFICATIONS $(T_{min}$ to $T_{max}$ , $V_{CC}=+12$ V $\pm5\%$ , $V_{EE}=-12$ V $\pm5\%$ , $V_{DD}=+5$ V $\pm10\%$ , $f_{SAMPLE}=100$ KSPS, $f_{IN}=10.009$ kHz unless otherwise noted)<sup>1</sup> | | | AD1679 | J | | | | | |-----------------------------------------------------------|-----|----------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------|-------| | Parameter | Min | Typ | Max | Min | Тур | Max | Units | | SIGNAL-TO-NOISE AND DISTORTION (S/N+D) RATIO <sup>2</sup> | | | | | <del></del> | | | | -0.5 dB Input (Referred to −0 dB Input) | 78 | 79 | | 80 | 81 | | dB | | -20 dB Input (Referred to -20 dB Input) | 60 | 61 | | 62 | 63 | | dB | | -60 dB Input (Referred to -60 dB Input) | 22 | 23 | | 24 | 25 | | dB | | TOTAL HARMONIC DISTORTION (THD) <sup>3</sup> | | rane i marini e soluci mpacci ma | | harring and the same of sa | MEST STOP TO ALL THE THE STOP OF THE STOP | | | | @ +25°C | | -90 | -84 | | -90 | -84 | dB | | | | 0.003 | 0.006 | | 0.003 | 0.006 | % | | $T_{\min}$ to $T_{\max}$ | | -88 | -82 | | -88 | -82 | dB | | | | 0.004 | 0.008 | | 0.004 | 0.008 | % | | PEAK SPURIOUS OR PEAK HARMONIC COMPONENT | | -90 | -84 | | -90 | -84 | dB | | FULL POWER BANDWIDTH | | 1 | | | 1 | Auto-Palanese (Mayor Plant) y cope gas y talen | MHz | | FULI LINEAR BANDWIDTH | 500 | AND THE PERSON NAMED IN COLUMN | | 500 | | | kHz | | INTERMODULATION DISTORTION (IMD) | | | | | | *************************************** | | | 2nd Order Products | | -90 | -84 | | -90 | -84 | dB | | 3rd Order Products | + | 190 | -84 | | -90 | -84 | dB | NOTES ## **DIGITAL SPECIFICATIONS** (All device types $T_{min}$ to $T_{max}$ , $V_{CC} = +12$ V $\pm 5\%$ , $V_{EE} = -12$ V $\pm 5\%$ , $V_{DO} = +5$ | Param | eter | Test Conditions | Min | Max | Units | | |-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------|-----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LOGIC | CINPUTS | | | | | THE RESERVE OF THE PERSON T | | $V_{IH}$ $V_{IL}$ $I_{IH}$ $I_{IL}$ $C_{IN}$ | High Level Input Voltage Low Level Input Voltage High Level Input Current Low Level Input Current Input Capacitance | $V_{IN} = 5 V$ $V_{IN} = 0 V$ | 2.4 | 0.8<br>10<br>10 | V<br>V<br>μΑ<br>μΑ<br>pF | | | LOGIO V <sub>OH</sub> V <sub>OL</sub> I <sub>OZ</sub> C <sub>OZ</sub> | COUTPUTS High Level Output Voltage Low Level Output Voltage High Z Leakage Current High Z Output Capacitance | $I_{OH} = 0.1 \text{ mA}$ $I_{OH} = 0.5 \text{mA}$ $I_{OL} = 1.6 \text{ mA}$ $V_{IN} = 0 \text{ or } 5 \text{ V}$ | 4.0 2.4 | 0.4<br>10<br>10 | V<br>V<br>V<br>μA<br>pF | | #### NOTES Specifications shown in **boldface** are tested on all devices at final electrical test with worst case supply voltages at 0°C, +25°C and +70°C. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested. Specifications subject to change without notice. <sup>&</sup>lt;sup>1</sup>f<sub>IN</sub> amplitude = -0.5 dB (9.44 V p-p) bipolar mode full cale unless otherwise indicated. All measurements referred to a -0 dB (9.997 V p-p) input signal unless otherwise noted. <sup>&</sup>lt;sup>2</sup>See Figure 7 for higher frequencies and other input amplitudes. <sup>&</sup>lt;sup>3</sup>See Figures 5 and 6 for other conditions. <sup>&</sup>lt;sup>4</sup>f<sub>A</sub> = 9.08 kHz, f<sub>B</sub> = 9.58 kHz, with f<sub>SAMPLE</sub> = 100 KSPS. See Figure 9 and Definition of Specifications section. Specifications subject to change without notice. DC SPECIFICATIONS (@ +25°C, $V_{CC}$ = +12 V ±5%, $V_{EE}$ = -12 V ±5%, $V_{DD}$ = +5 V ±10% unless otherwise indicated) | | 1 | AD1679J | | I | AD1679K | ζ | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | Parameter | Min | Тур | Max | Min | Тур | Max | Units | | ACCURACY | | Marie Commission and Commission of Commissio | | | | THE STREET, STATE OF THE | | | Resolution | 14 | | | 14 | | | Bits | | Integral Linearity Error | | $\pm 1$ | | | $\pm 1$ | | LSB | | Differential Linearity | | | | | | | | | T <sub>min</sub> to T <sub>max</sub> (No Missing Codes) | 14 | | | 14 | | | Bits | | Unipolar Zero Error <sup>1</sup> | | $\pm 10$ | | | $\pm 10$ | | LSB | | Bipolar Zero Error <sup>1</sup> | | $\pm 10$ | | | $\pm 10$ | | LSB | | Unipolar Gain Error <sup>1, 2</sup> | | $\pm 12$ | | | $\pm 12$ | | LSB | | Bipolar Gain Error <sup>1, 2</sup> | | $\pm 12$ | | | ±12 | | LSB | | Temperature Drift (Coefficients) <sup>3</sup> | N. Maria | | | | | | | | Unipolar Zero | arabay. | $\pm 8 (10)$ | | | $\pm 8 (10)$ | | LSB (ppm/°C | | Bipolar Zero | | $\pm 8 (10)$ | | | $\pm 8 (10)$ | | LSB (ppm/° | | Unipolar Gain | | $\pm 16(20)$ | | | ±16 (20) | | LSB (ppm/°C | | Bipolar Gain | | ±16 (20) | | | ±16 (20) | | LSB (ppm/° | | Input Ranges Unipolar Mode Bipolar Mode Input Resistance Input Settling Time Aperture Delay Aperture Jitter INTERNAL VOLTAGE REFERENCE Output Voltage <sup>4</sup> External Load Unipolar Mode Bipolar Mode Power Supply Rejection | 4.95 | 150 | +10<br>+5<br>1<br>20<br>5.05<br>+1.5<br>+0.5 | 0<br>-5<br>5<br>4.95 | 10<br>10<br>150 | +10<br>+5<br>1<br>20<br>5.05<br>+1.5<br>+0.5 | V<br>V<br>MΩ<br>pF<br>μs<br>ns<br>ps | | POWER SUPPLIES (T <sub>min</sub> to T <sub>max</sub> ) Operating Voltages | | | | | | | | | V <sub>CC</sub> | +11.4 | +12 | +12.6 | +11.4 | +12 | +12.6 | V | | $ m ^{V}_{CC}$ $ m V_{EE}$ | -12.6 | +12<br>-12 | +12.6<br>-11.4 | -12.6 | +12<br>-12 | +12.6<br>-11.4 | V | | $V_{DD}$ | +4.5 | +5 | +5.5 | +4.5 | +5 | +5.5 | V | | Operating Current | T4.3 | +3 | +3.3 | +4.5 | +3 | +3.3 | V | | I <sub>CC</sub> | | 18 | 20 | | 18 | 20 | mA | | I <sub>EE</sub> | | 25 | 32 | | 25 | 32 | mA | | | | 8 | 12 | | 8 | 12 | | | I <sub>DD</sub> Power Consumption | | | 720 | | | | mA | | rower Consumption | | 560 | /20 | | 560 | 720 | mW | Specifications shown in **boldface** are tested on all devices at final electrical test with worst case supply voltages at 0°C, +25°C and +70°C. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested. Specifications subject to change without notice. <sup>&</sup>lt;sup>1</sup>Adjustable to zero; see Figures 11 and 12. <sup>&</sup>lt;sup>2</sup>Includes internal voltage reference error. <sup>&</sup>lt;sup>3</sup>Includes internal voltage reference drift. <sup>4</sup>With maximum external load applied. ## TIMING SPECIFICATIONS (All device types $T_{min}$ to $T_{max}$ , $V_{CC} = +12$ V $\pm 5\%$ , $V_{EE} = -12$ V $\pm 5\%$ , $V_{DD} = +5$ V $\pm 10\%$ ) | Parameter | Symbol | Min | Max | Units | | |------------------------------|-----------------|-----|-----|-------|--| | SC Delay | t <sub>SC</sub> | 50 | | ns | | | Conversion Rate <sup>1</sup> | $t_{CR}$ | | 10 | μs | | | Convert Pulse Width | $t_{CP}$ | 150 | | ns | | | Aperture Delay | $t_{AD}$ | 5 | 20 | ns | | | Conversion Time | $t_C$ | | 8.5 | μs | | | Status Delay | $t_{SD}$ | 0 | 400 | ns | | | Access Time <sup>2</sup> | $t_{BA}$ | | 100 | ns | | | Float Delay <sup>3</sup> | $t_{ m FD}$ | 10 | 80 | ns | | | Update Delay | $t_{ m UD}$ | | 200 | ns | | | Format Setup | $t_{FS}$ | 60 | | ns | | | OE Delay | $t_{OE}$ | 20 | | ns | | | Read Pulse Width | $t_{RP}$ | 150 | | ns | | | Conversion Delay | $t_{CD}$ | 400 | | ns | | | EOCEN Delay | t <sub>EO</sub> | 20 | | ns | | 1In ed from the fall N (0.8 V) to the time at which the data lines/EOC cross 2.0 V or 0.8 V. asu ure 4; Co $^{3}N$ ed from th at which the output voltage changes by 0.5 V. CS1 CS EOCEN SC EOC t<sub>AD</sub> top-NOTE 'EOC IS A THREE-STATE OUTPUT IN SYNCHRONOUS MODE AND AN OPEN DRAIN OUTPUT IN ASYNCHRONOUS. ACCESS (t<sub>BA</sub>) AND FLOAT (t<sub>FO</sub>) TIMING SPECIFICATIONS DO NOT APPLY IN ASYNCHRONOUS MODE WHERE THEY ARE A FUNCTION THE TIME CONSTANT FORMED BY THE 10 pF PULL-UP CAPACITOR, OUTPUT CAPACITANCE AND THE PULL-UP RESISTOR. SHA TRACK HOLD TRACK HOLD DATA 1 Figure 3. EOC Timing #### NOTES OUTPUT EOC<sup>2</sup> OE<sup>3</sup> <sup>1</sup>IN ASYNCHRONOUS MODE, STATE OF $\overline{\text{CS}}$ DOES NOT AFFECT OPERATION. SEE THE START CONVERSION TRUTH TABLE FOR DETAILS. <sup>2</sup>EOCEN = LOW. IN SYNCHRONOUS MODE, EOC IS A THREE-STATE OUTPUT. IN ASYNCHRONOUS MODE, EOC IS AN OPEN DRAIN OUTPUT. SEE CONVERSION TRUTH TABLE <sup>3</sup>DATA SHOULD NOT BE ENABLED DURING A CONVERSION DATA 0 Figure 1. Conversion Timing Figure 2. Output Timing Figure 4. Load Circuit for Bus Timing Specifications Figure 7. S/N+D vs. Input Frequency and Amplitude Figure 8. 5-Plot Averaged 2048 Point FFT at 100 KSPS, $f_{IN} = 10.009 \text{ kHz}$ Figure 9. Nonaveraged IMD Plot for $f_{\rm IN}=9.08~{\rm kHz}~(f_{\rm a}),$ 9.58 kHz $(f_{\rm b})$ at 100 KSPS Figure 10. Power Supply Rejection ( $f_{IN} = 10 \text{ kHz}$ , $f_{SAMPLE} = 100 \text{ KSPS}$ , $V_{RIPPLE} = 0.1 \text{ V p-p}$ ) #### CONVERSION CONTROL In synchronous mode (SYNC = HIGH), both Chip Select ( $\overline{CS}$ ) and Start Convert (SC) must be brought LOW to start a conversion. CS should be LOW t<sub>SC</sub> before SC is brought LOW. In asynchronous mode (SYNC = LOW), a conversion is started by bringing SC LOW, regardless of the state of CS. Before a conversion is started, End Of Convert (EOC) is HIGH and the sample-hold is in track mode. After a conversion is started, the sample-hold goes into hold mode and EOC goes LOW, signifying that a conversion is in progress. During the conversion, the sample-hold will go back into track mode and start acquiring the next sample. In track mode, the sample-hold will settle to $\pm 0.003\%$ (14 bits) in 1.5 µs maximum. The acquisition time does not affect the throughput rate as the AD1679 goes back into track mode more than 2 µs before the next conversion. In multichannel systems, the input channel can be switched as soon as EOC goes LOW. When the conversion is finished, EOC goes HIGH and the result is loaded into the output register after a period of time E LOW top after CS goes LOW makes the outregister contents available on the output data bits (DB7-DB0). A period of time ught HICH before the nex instruction is issued. This internal logic to reset and states guarantees minimum OC conversions occur continuously. will go HIGH for approximately the next conversion. #### START CONVERSION TRUTH TABLE | | IN | PUTS | | | |----------------------------------------------------------------|------|------------------------|-----------------|------------------------------------| | | SYNC | $\overline{\text{CS}}$ | $\overline{SC}$ | STATUS | | Children and and the new court endographes can utilize success | 1 | 1 | X | No Conversion | | Synchronous | 1 | 0 | ₹ | Start Conversion | | Mode | 1 | ₹ | 0 | Start Conversion (Not Recommended) | | | 1 | 0 | 0 | Continuous Conversion | | | 0 | X | 1 | No Conversion | | Asynchronous | 0 | X | 1 | Start Conversion | | Mode | 0 | X | 0 | Continuous Conversion | #### NOTES - 1 = HIGH voltage level. - 0 = LOW voltage level. - X = Don't care. - $\rightarrow$ = HIGH to LOW transition. Must stay low for t = t<sub>CP</sub>. #### 14-BIT MODE CODING FORMAT (1 LSB = 0.61 mV) | Unipolar Coding<br>(Straight Binary) | | Bipolar Coding<br>(Twos Complement) | | | | | |--------------------------------------|-------------|-------------------------------------|-------------|--|--|--| | V <sub>IN</sub> | Output Code | V <sub>IN</sub> | Output Code | | | | | 0 | 000 0 | -5.00000 V | 100 0 | | | | | 5.00000 V | 100 0 | -0.00061~V | 111 1 | | | | | 9.99939 V | 111 1 | 0 | 000 0 | | | | | | | +2.50000 V | 010 0 | | | | | | | +4.99939 V | 011 1 | | | | #### END OF CONVERT In asynchronous mode, End Of Convert (EOC) is an open drain output (requiring a minimum 3 k $\Omega$ pull-up resistor) enabled by End Of Convert ENable (EOCEN). In synchronous mode, EOC is a three-state output which is enabled by EOCEN and CS. (See Conversion Status Truth Table.) Access (tBA) and float (t<sub>ED</sub>) timing specifications do not apply in asynchronous mode where they are a function of the time constant formed by the external load capacitance and the pull-up resistor. #### **OUTPUT ENABLE OPERATION** The data bits (DB7-DB0) are three-state outputs that are enabled by Chip Select ( $\overline{CS}$ ) and Output Enable ( $\overline{OE}$ ). $\overline{CS}$ should be LOW top before OE is brought LOW. Output Enable (OE) must be toggled to update the output register. The output is read as a 16-bit word, with High-Byte Enable (HBE) controlling the output sequence. The high byte should be read first, as doing so updates the value in the low byte register, which is read second. The 14-bit result is left-justified within the 16-bit field. In unipolar mode (BIPOFF tied to AGND), the output coding is straight binary. In bipolar mode (BIPOFF tied to REFOUT), output coding is twos complement binary. #### POWER-UP conversion sequence, consisting of one SC instruction, is to reset internal logic. required after power-up | CONVERSIO | N 31 | 1143 | IKUIH | TABLE | 7~ | |-----------------------|------|-------------------|---------------------------|-----------|----------------| | | | IMPU | TS | OUTPUT | 1/ | | | SYN | $C \overline{CS}$ | $\overline{\text{EOCEN}}$ | EØC / | STATUS | | | 1 | -0_ | 7 | 0 | Converting | | | 1 | 0 | 0 | $\square$ | Not Converting | | Synchronous | 1 | 1 | X | High Z | Either | | Mode | 1 | X | 1 | High Z | Either | | | 0 | X | 0 | 0 | Converting | | Asynchronous<br>Mode* | 0 | X | 0 | High Z | Not Converting | | Mode | 0 | X | 1 | High Z | Either | #### NOTES - 1 = HIGH voltage level. - 0 = LOW voltage level. - X = Don't care. #### OUTPUT ENABLE TRUTH TABLE | | INPUTS | | | | ( | OUT | PUT | S | | | |------------------------|--------|-------------------------------------|--------|--------|--------|--------|--------|--------|--------|-------------| | | HBE | $(\overline{CS}\ U\ \overline{OE})$ | | | D | B7 . | D | В0 | | ULL D'APPER | | | X | 1 | - | - | | Hig | gh Z | | | - | | Unipolar or<br>Bipolar | 0<br>1 | 0 | a<br>i | b<br>j | c<br>k | d<br>1 | e<br>m | f<br>n | g<br>0 | h<br>0 | - = HIGH voltage level. = MSB = LOW voltage level. - = LSB. - X = Don't care. - = Logical OR Data coding is straight binary for Unipolar Mode and 2s complement binary for Bipolar Mode. <sup>\*</sup>EOC requires a pull-up resistor in asynchronous mode. #### ABSOLUTE MAXIMUM RATINGS\* | Specification | With<br>Respect<br>To | Min | Max | Units | |------------------------|-----------------------|----------|--------------------------|-------| | $V_{CC}$ | AGND | -0.3 | +18 | V | | $V_{EE}$ | AGND | -18 | +0.3 | V | | $V_{CC}$ | $V_{EE}$ | -0.3 | +26.4 | V | | $V_{DD}$ | DGND | 0 | +7 | V | | AGND | DGND | -1 | +1 | V | | AIN, REF <sub>IN</sub> | AGND | -12 | +12 | V | | REFIN | $V_{EE}$ | 0 | $V_{CC}$ | V | | REFIN | $V_{CC}$ | $V_{EE}$ | 0 | V | | Digital Inputs | DGND | -0.5 | +7 | V | | Digital Outputs | DGND | -0.5 | $V_{\mathrm{DD}}$ $+0.3$ | V | | Specification | With<br>Respect<br>To | Min | Max | Units | |-----------------------------------------|-----------------------|-----|------|-------| | Max Junction | | | | | | Temperature | | | 175 | °C | | Operating Temperature | | 0 | +70 | °C | | Storage Temperature<br>Lead Temperature | | -65 | +150 | °C | | (10 sec max) | | | +300 | °C | <sup>\*</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ORDERING GUIDE** | Model | Package | S/N+D1 | Temperature<br>Range | Digital Interface<br>Format <sup>2</sup> | Price<br>(100s) | |----------|--------------------|--------|----------------------|------------------------------------------|-----------------| | AD1679IN | 28-Pin Plastic DIP | 79 dB | 0 to +70°C | 2 Cycle Read (8+6 Bits) | \$39 | | AD1679KN | 28-Pin Plastic DIP | 81 dB | 0 to +70°C | 2 Cycle Read (8+6 Bits) | \$43 | | AD1679JD | 28-Pin Ceramic DIP | 79 dB | 0 to +70°C | 2 Cycle Read (8+6 Bits) | \$46 | | AD1679KD | 28-Pin Ceramic DIP | 81 dB | 0 to +70°C | 2 Cycle Read (8+6 Bits) | \$52 | NOTES <sup>1</sup>Typical @ 10 kHz, -0.5 dB input. <sup>2</sup>For 14-bit parallel read interface to 16-bit buses, see AD1779. #### ESD SENSITIVITY \_ The AD1679 features input protection circuitry consisting of large "distributed" diodes and polysilicon series resistors to dissipate both high energy discharges (Human Body Model) and fast, low energy pulses (Charged Device Model). Per Method 3015.2 of MIL-STD-883C, the AD1679 has been classified as a Category A device. Proper ESD precautions are strongly recommended to avoid functional damage or performance degradation. Charges as high as 4000 volts readily accumulate on the human body and test equipment and discharge without detection. Unused devices must be stored in conductive foam or shunts, and the foam should be discharged to the destination socket before devices are removed. For further information on ESD precautions, refer to Analog Devices' ESD Prevention Manual. #### **AD1679 PIN DESCRIPTION** | Symbol | Pin No. | Type | Name and Function | |-------------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AGND | 7 | P | Analog Ground. This is the ground return for AIN only. | | AIN | 6 | A1 | Analog Signal Input. | | BIPOFF | 10 | A1 | Bipolar Offset. Connect to AGND for $+10$ V input unipolar mode and straight binary output coding. Connect to REF <sub>OUT</sub> for $\pm 5$ V input bipolar mode and twos complement binary output coding. | | CS | 4 | D1 | Chip Select. Active LOW. | | DGND | 12, 14 | P | Digital Ground. | | DB7-DB0 | 26-19 | DO | Data Bits. These pins provide all 14 bits in two bytes (8+6 bits). Active HIGH. | | EOC | 27 | DO | End-of-Convert. EOC goes LOW when a conversion starts and goes HIGH when the conversion is finished. In asynchronous mode, EOC is an open drain output and requires an external $3 \text{ k}\Omega$ pull-up resistor. See $\overline{\text{EOCEN}}$ and SYNC pins for information on EOC gating. | | EOCEN | 1 | DI | End-Of-Convert Enable. Enables EOC pin. Active LOW. | | HBE | 15 | DI | High Byte Enable. If LOW, output contains high byte. If HIGH, output contains low byte (corresponding to the most recently read high bytes). | | DE C | $\binom{2}{2}$ | DI_ | Output Enable. A down-going transition on $\overline{OE}$ enables data bits. Gated with $\overline{CS}$ ; Active LOW. | | RHF <sub>IN</sub> | / <sup>9</sup> | AI | Reference Input. +5 V input gives 10 V full-scale range. | | REPOUT | 21 | AU | +5 V Reference Output Fied to REF <sub>IN</sub> for normal operation. | | SYNC | 13 | DI | Start Convert. Active LOW. See SYNC pin for gating. SYNG Control. If tied to V <sub>DD</sub> (synchronous mode), SC and EOCEN are gated by CS. If tied to OGND (asynchronous mode), SC and EOCEN are independent of CS, and EOC is an open drain output LOC tequires an external 8k & pull-up resistor in asynchronous mode. | | $V_{CC}$ | 11 | P | +12 V Analog Power. | | $V_{EE}$ | 5 | P | -12 V Analog Power. | | $V_{DD}$ | 28 | P | +5 V Digital Power. | | _ | 16-18 | U | These pins are unused and should be connected to DGND or VDD | #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). ### 28-Pin Ceramic DIP Package (D-28A) # ΛΛΛΛΛΛΛΛΛΛΛΛΛΛΛ 28-Lead Plastic DIP Package (N-28A) LEAD NO. 1 IDENTIFIED BY DOT OR NOTCH. LEADS ARE SOLDER DIPPED OR TIN-PLATED ALLOY 42 OR COPPER. DI = Digital Input (TTL and 5 V CMOS compatible). DO = Digital Output (TTL and 5 V CMOS compatible). All DO pins are three-state drivers. P = Power. U = Unused. #### FREQUENCY DOMAIN TESTING The AD1679 is tested dynamically using a sine wave input and a 2048 point Fast Fourier Transform (FFT) to analyze the resulting output. Coherent sampling is used, wherein the ADC sampling frequency and the analog input frequency are related to each other by a ratio of integers. This ensures that an integral number of input cycles is captured, allowing direct FFT processing without windowing or digital filtering which could mask some of the dynamic characteristics of the device. In addition, the frequencies are chosen to be "relatively prime" (no common factors) to maximize the number of different ADC codes that are present in a sample sequence. The result, called Prime Coherent Sampling, is a highly accurate and repeatable measure of the actual frequency domain response of the converter. #### NYQUIST FREQUENCY An implication of the Nyquist sampling theorem, the "Nyquist Frequency" of a converter is that input frequency which is one-half the sampling frequency of the converter SIGNAL-TO-NOISE AND DISTORTION (S/N+D) RATIO S/N+D is the ratio of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. #### TOTAL HARMONIC DISTORTION (THD) THD is the ratio of the rms sum of the first six harmonic components to the rms value of a full-scale input signal and is expressed as a percentage or in decibels. For input signals or harmonics that are above the Nyquist frequency, the aliased components are used. ## PEAK SPURIOUS OR PEAK HARMONIC COMPONENT The peak spurious or peak harmonic component is the largest spectral component excluding the input signal and dc. This value is expressed in decibels relative to the rms value of a fullscale input signal. #### INTERMODULATION DISTORTION (IMD) With inputs consisting of sine waves at two frequencies, fa and fb, any device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of mfa $\pm$ nfb, where m, n = 0, 1, 2, 3 . . . Intermodulation terms are those for which m or n is not equal to zero. For example, the second order terms are (fa+fb) and (fa-fb) and the third order terms are $(2\ fa+fb)$ , $(2\ fa-fb)$ , $(fa+2\ fb)$ and $(fa-2\ fb)$ . The IMD products are expressed as the decibel ratio of the rms sum of the measured input signals to the rms sum of the distortion terms. The two signals applied to the converter are of equal amplitude and the peak value of their sum is $-0.5\ dB$ from full scale $(9.44\ V\ p-p)$ . The IMD products are normalized to a 0 dB input signal. #### BANDWIDTH The full-power bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3 dB for a full-scale input. The full-linear bandwidth is the input frequency at which the slew rate limit of the sample-hold-amplifier (SHA) is reached. At this point, the amplitude of the reconstructed fundamental has degraded by less than -0.1 dB. Beyond this frequency, distortion of the sampled input signal increases significantly. The AD1679 has been designed to optimize input bandwidth, allowing it to undersample input signal frequencies significantly above the converter's Nyquist frequency. If the input signal is suitably band-limited, the spectral content of the input signal can be recovered. #### APERTURE DELAY Aperture delay is a measure of the SHA's performance and is measured from the falling edge of Start Convert $(\overline{SC})$ to when the input signal is held for conversion. In synchronous mode, Chip Select $(\overline{CS})$ should be LOW before $\overline{SC}$ to minimize aperture delay. #### APERTURE JITTER Aperture jitter is the variation in aperture delay for successive samples and is manifested as noise on the input to the A/D. #### INPUT SETTLING TIME Settling time is a function of the SHA's ability to track fast slewing signals. This is specified as the maximum time required in track mode after a full-scale step input to guarantee rated conversion accuracy. #### DIFFERENTIAL NONLINEARITY (DNL) In an ideal ADC, code transitions are 1 LSB apart. Differential ronlinearity is the deviation from this ideal value. It is often specified in terms of resolution for which no misking codes are guaranteed. For the AD 679, this specification is 14 bits from $T_{\rm min}$ to $T_{\rm max}$ , which guarantees that all 16,384 codes are present over temperature. #### UNIPOLAR ZERO ERROR In unipolar mode, the first transition should occur at a level 1/2 LSB above analog ground. Unipolar zero error is the deviation of the actual transition from that point. This error can be adjusted as discussed in the Input Connections and Calibration section. #### BIPOLAR ZERO ERROR In the bipolar mode, the major carry transition (11 1111 1111 1111 to 00 0000 0000 0000 ) should occur at an analog value 1/2 LSB below analog ground. Bipolar zero error is the deviation of the actual transition from that point. This error can be adjusted as discussed in the Input Connections and Calibration section. #### GAIN ERROR The full-scale transition should occur at an analog value 1 1/2 LSB below the nominal full scale (9.9991 volts for a 0–10 V range, 4.9991 volts for a $\pm 5$ V range). The gain error is the deviation of the actual level at the last transition from the ideal level with the zero error trimmed out. This error can be adjusted as shown in the Input Connections and Calibration section. ## **Application Information** #### INPUT CONNECTIONS AND CALIBRATION The high (10 M $\Omega$ ) input impedance of the AD1679 eases the task of interfacing to high source impedances or multiplexer channel-to-channel mismatches of up to 300 $\Omega$ . The 10 V p-p full scale input range accepts the majority of signal voltages without the need for voltage divider networks which could deteriorate the accuracy of the ADC. In some applications, offset and gain errors need to be more precisely trimmed. The following sections describe the correct procedure for these various situations. #### **BIPOLAR RANGE INPUTS** The connections for the bipolar mode are shown in Figure 11. In this mode, data output coding will be twos complement binary. This circuit will allow approximately $\pm 25$ mV of offset trim range ( $\pm 40$ LSB) and $\pm 0.5\%$ of gain trim range ( $\pm 80$ of the trim pots can be replaced with 50 $\Omega$ ±1% Either or both fixed resistors if the specified AD1679 accuracy limits are sufficient for the application. If the pins are shorted together, the additional offset and gain errors will be approximately 80 LSE apply a signal 1/2 LSB To trim bipolar zero to its nominal value, below midrange (-0.305 mV for a range) and adjust R located (11 111) 11 11 111 to until the major carry transition is 00 0000 0000 0000). To trim the gain, apply a signal 1 1/2 1 below full scale (+4.9997 V for a ±5 V range) and adjust RX to give the last positive transition (01 1111 1111 1110 to 01 1111 1111 1111). These trims are interactive so several iterations may be necessary for convergence. A single pass calibration can be done by substituting a bipolar offset trim (error at minus full scale) for the bipolar zero trim (error at midscale), using the same circuit. First, apply a signal 1/2 LSB above minus full scale (-4.9997 V for a $\pm 5$ V range) and adjust R1 until the minus full scale transition is located ( $10.0000\,0000\,0000\,0000\,000\,0000\,0000$ ). Then perform the gain error trim as outlined above. Figure 11. Bipolar Input Connections with Gain and Offset Trims #### UNIPOLAR RANGE INPUTS Offset and gain errors can be trimmed out by using the configuration shown in Figure 12. This circuit allows approximately $\pm 25\,$ mV of offset trim range ( $\pm 40\,$ LSB) and $\pm 0.5\%$ of gain trim range ( $\pm 80\,$ LSB). +1/2 LSB (0.305 mV above ground for a 10 V range). To trim unipolar zero to this nominal value, apply a 0.305 mV signal to AIN and adjust R1 until the first transition is located. The gain trim is done by adjusting R2. If the nominal value is required, apply a signal 1 1/2 LSB below full scale (9.9997 V for a 10 V range) and adjust R2 until the last transition is located (11 1111 1111 1110 to 11 1111 1111 1111). If offset adjustment is not required, BIPOFF should be connected directly to AGND. If gain adjustment is not required, R2 should be replaced with a fixed 50 $\Omega$ ±1% metal film resistor. If REF<sub>OUT</sub> is connected directly to REF<sub>IN</sub>, the additional gain error will be approximately 1%. Figure 12. Unipolar Input Connections with Gain and Offset Trims REFERENCE DECOUPLING It is recommended that a 10 µF tantalum capacitor be connected between REF<sub>IN</sub> (Pin 9) and ground. This has the effect of improving the S/N+D ratio through filtering possible broad-band noise contributions from the voltage reference. #### BOARD LAYOUT Designing with high resolution data converters requires careful attention to board layout. Trace impedance is the first issue. A 1.22 mA current through a 0.5 $\Omega$ trace will develop a voltage drop of 0.6 mV, which is 1 LSB at the 14-bit level for a 10 V full scale span. In addition to ground drops, inductive and capacitive coupling need to be considered, especially when high accuracy analog signals share the same board with digital signals. Finally, power supplies need to be decoupled in order to filter out ac noise. Analog and digital signals should not share a common path. Each signal should have an appropriate analog or digital return routed close to it. Using this approach, signal loops enclose a small area, minimizing the inductive coupling of noise. Wide PC tracks, large gauge wire, and ground planes are highly recommended to provide low impedance signal paths. Separate analog and digital ground planes are also desirable, with a single interconnection point to minimize ground loops. Analog signals should be routed as far as possible from digital signals and should cross them at right angles. The AD1679 incorporates several features to help the user's layout. Analog pins ( $V_{\rm EE},$ AIN, AGND, REF $_{\rm OUT},$ REF $_{\rm IN},$ BIPOFF, $V_{\rm CC})$ are adjacent to help isolate analog from digital signals. In addition, the 10 M $\Omega$ input impedance of AIN minimizes input trace impedance errors. Finally, ground currents have been minimized by careful circuit architecture. Current through AGND is 200 $\mu A$ , with no code dependent variation. The current through DGND is dominated by the return current for DB7–DB0 and EOC. #### SUPPLY DECOUPLING The AD1679 power supplies should be well filtered, well regulated, and free from high frequency noise. Switching power supplies are not recommended due to their tendency to generate spikes which can induce noise in the analog system. Decoupling capacitors should be used in very close layout proximity between all power supply pins and ground. A 10 $\mu F$ tantalum capacitor in parallel with a 0.1 $\mu F$ ceramic capacitor provides adequate decoupling . An effort should be made to minimize the trace length between the capacitor leads and the respective converter power supply and common pins. The circuit layout should attempt to locate the AD1679, associated analog input circuitry and interconnections as far as possible from logic circuitry. A solid analog ground plane around the AD1679 will isolate large switching ground currents. For these reasons, the use of wire wrap circuit construction is not recommended; careful printed circuit construction is preferred. #### GROUNDING If a single AD1679 is used with separate analog and digital ground planes, connect the analog ground plane to AGND and the digital ground plane to DGND keeping lead lengths as short as possible. Then connect AGND and DGND together at the AD1679. If multiple AD1679s are used or the AD1679 shares analog supplies with other components, connect the analog and digital returns together once at the power supplies rather than at each chip. This single interconnection of grounds prevents large ground loops and consequently prevents digital currents from flowing through the analog ground. The I/O carabilities of the AD1679 TO MICROROCESSORS. The I/O carabilities of the AD1679 allow direct interfacing to general purpose and DSP incroprocessor buses. The asynchronous conversion option allows complete flexibility and control with minimal external hardware. The following examples illustrate typical AD1679 interfactions. #### AD1679 TO TMS320C25 In Figure 13 the AD1679 is mapped into the TMS320C25 I/O space. AD1679 conversions are initiated by issuing an OUT instruction to Port 1. EOC status and the conversion result are read in with an IN instruction to Port 1. A single wait state is inserted by generating the processor READY input from IS, Port 1 and MSC. Address line A0 provides HBE decoding to select between the high and low bytes of data. This configuration supports processor clock speeds of 20 MHz and is capable of supporting processor clock speeds of 40 MHz if a NOP instruction follows each AD1679 read instruction. Figure 13. AD1679 to TMS320C25 Interface #### AD1679 TO 80186 Figure 14 shows the AD1679 interfaced to the 80186 micropro-This interface allows the 80186's built-in DMA controlnsfer the AD1679 output into a RAM based FIFO ouffer of any length. with no microprocessor intervention. In this application the AD1679 is configured in the asynchronous mode, which allows conversions to be initiated by an exterral trigger source independent of the microprocessor clock After each conversion, the AD1679 EOC signal generates a DMA request to Channel 1 (DRQ1). The subsequent DMA READ sequences the high and low byte AD1679 data and res the interrupt latch. The system designer must assign a sufficient priority to the DMA channel to ensure that the DMA requewill be serviced before the completion of the next conversion This configuration can be used with 6 MHz and 8 MHz 80186 processors. Figure 14. AD1679 to 80186 DMA Interface #### AD1679 TO Z80 The AD1679 can be interfaced to the Z80 processor in an I/O or memory mapped configuration. Figure 15 illustrates an I/O configuration, where the AD1679 occupies several port addresses to allow separate polling of the EOC status and reading of the data. The lower address bit, A0, is used to select the high and low order bytes of the result. A useful feature of the Z80 is that a single wait state is automatically inserted during I/O operations, allowing the AD1679 to be used with Z80 processors having clock speeds up to 8 MHz. Figure 16. AD1679 to ADSP-2100A Interface AD1679 TO ANALOG DEVICES ADSP-2100A Figure 16 demonstrates the AD1679 interfaced to an hardware wait states. ADSP-2100A. With a clock frequency of 12.5 MHz, and instruction execution in one 80 ns cycle, the digital signal pro- cessor will support the AD1679 data memory interface with two The converter is configured to run asynchronously using a sam- pling clock. The EOC output of the AD1679 is asserted at the end of each conversion and creates a high priority interrupt to the processor through IRQ3. Upon interrupt, the ADSP-2100A