# True RMS-to-DC Converter SSM-2110 #### **FEATURES** - Multiple Output Options (Absolute Value, RMS, Log RMS, Log Absolute Value, Average Absolute Value) - Wide Dynamic Range ...... 100dB - Prebias Option for Fast Response at Low Signal Levels - On-Chip Log Output Amplifier - Optional Internal Log Output Temperature Compensation - Low Drift Internal Voltage Reference - . Low Cost #### **GENERAL DESCRIPTION** The SSM-2110 is a true RMS-to-DC converter designed to provide multiple linear and logarithmic output options. The linear outputs, true RMS and absolute value, can be obtained simultaneously with the absolute value output configurable to give a peak function. The logarithmic outputs can provide log RMS, log absolute value or log average absolute value. Full on-chip temperature compensation is available for each output option. Continued ## PIN CONNECTIONS The SSM-2110 has been granted mask work protection under the Semiconductor Chip Protection Act of 1983. #### **GENERAL DESCRIPTION Continued** The SSM-2110 has a dynamic range of 100dB. A unique on-chip prebias circuit enables the users to trade dynamic range at low signal levels for a faster response time. As a precision level detector, the SSM-2110 has applications in digital multimeters, panel meters, process control and audio systems. ## **ORDERING INFORMATION** | PACKAGE | OPERATING | | | |----------|----------------|--|--| | PLASTIC | TEMPERATURE | | | | 18-PIN | RANGE | | | | SSM2110P | -25°C to +75°C | | | ## **ABSOLUTE MAXIMUM RATINGS** | 18-Pin Plastic DIP (P) | 75 | 33 | °C/W | |------------------------------------------------------------------------|--------------------------|-----------------|-----------| | PACKAGE TYPE | ⊖ <sub>jA</sub> (Note 1) | ⊖ <sub>jc</sub> | UNITS | | (Soldering, 60 sec)<br>Junction Temperature .<br>Operating Temperature | - | | +150°C | | Supply VoltageStorage Temperature R<br>Lead Temperature Ran | lange | –65°C | to +150°C | #### NOTE: # **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $T_A = +25^{\circ}C$ and $R_{SCALE} = 4.7k\Omega$ , unless otherwise noted. | | | | | SSM-2110 | | | |-----------------------------------------------|--------------------|----------------------------------------------------------------------------------|------|----------------------------|------|--------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Dynamic Range | DR | $30nA_{p-p} \le I_{1Np-p} \le 3mA_{p-p}$ | 100 | 110 | - | d₽ | | Unadjusted Gain | | in = ±1mA | 0.95 | 1.0 | 1.05 | | | Erro (Mean or RMS) | $\sim 7$ | | - | _ | ±0.5 | d€ | | Output Offset Current | ) <sub>oos</sub> ) | I <sub>IN</sub> v ±1 mA | - | 5 | 15 | D/ | | os Shift | ΔI <sub>oos</sub> | R <sub>PS</sub> EBLAS = \$MΩ | | 50 | 120 | n | | Crest Factor @ 1mA <sub>RMS</sub> | CF | For 0.108 Additional Error For 0.5dB Additional Error For 1.0dB Additional Error | | 2:5<br>7 8 | | | | RMS Filter Time Constant | tcon | I <sub>RMS</sub> > 10µA <sub>RMS</sub> | | $11k\Omega \times Q_{INT}$ | | | | Frequency Response (Sine Wav | e) | | | | | | | For 0.1dB Additional Error | | I <sub>IN</sub> > 1 mA <sub>RMS</sub><br>I <sub>IN</sub> > 10µA <sub>RMS</sub> | - | 10 | L' | | | FOI U. TUB AUGMONIAI CITO | | IN > 1 MARMS | Ī | 2 | - | | | For 0.5dB Additional Error BW | | I <sub>IN</sub> > 1mA <sub>RMS</sub> | - | 1000 | - | _ | | | BW | I <sub>IN</sub> > 10μΑ <sub>RMS</sub><br>I <sub>IN</sub> > 1μΑ <sub>RMS</sub> | - | 50<br>7.5 | - | kH; | | | | I <sub>IN</sub> > 1mA <sub>RMS</sub> | _ | 1500 | - | | | -3dB Bandwidth | | I <sub>IN</sub> > 10μA <sub>RMS</sub><br>I <sub>IN</sub> > 1μA <sub>RMS</sub> | - | 300<br>50 | - | | | og Amp Output Offset Current<br>(Pin 9) | loos-Log | | - | ±3.3 | ±13 | μА | | Max Log Amp Output (Pin 9) | lour-Log | | ±250 | ±265 | ±288 | μA | | og Scale Factor<br>(Pin 2 or Pin 6) | | | - | +6 | - | mV/d8 | | og Mode Zero Crossing<br>(Mean or RMS, Pin 9) | | RMS In To Get Zero Out (See Figure 7) | • | 10 | - | μА | | og Amp Linearity (Pin 9) | | -240mV < V <sub>PIN 10</sub> - V <sub>PIN 11</sub> < +240mV | - | 0.1 | 0.25 | dE | | og Output Tempco | T <sub>c</sub> | 0°C < T <sub>A</sub> < +70°C | | ±75 | _ | ppm/°C | | V <sub>REF</sub> (Pin 3 to V-) | | | 6.7 | 7.5 | 7.8 | | Θ<sub>jA</sub> is specified for worst case mounting conditions, i.e., Θ<sub>jA</sub> is specified for device in socket for P-DIP. **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $T_A = +25^{\circ}C$ and $R_{SCALE} = 4.7k\Omega$ , unless otherwise noted. *Continued* | PARAMETER | | CONDITIONS | SSM-2110 | | | | |-------------------------|------------------|---------------------|----------|-----|-----|-------| | | SYMBOL | | MIN | TYP | MAX | UNITS | | Positive Supply Current | l <sub>e</sub> + | | 480 | _ | 920 | μА | | Negative Supply Current | Is- | I <sub>IN</sub> = 0 | 2.1 | - | 3.3 | mA | | Supply Voltage Range | v <sub>s</sub> | | ±12 | - | ±18 | V | Specifications subject to change; consult latest data sheet. #### THE RMS COMPUTING LOOP The RMS section of the SSM-2110 consists of an implicit RMS computing loop whose output follows the equation: $$I_0 = \frac{I_1N^2}{I_0}$$ where Io is the average of Io The time constant for averaging is determined by the value of the averaging cap $C_{RMS}$ (on pin 13) and an internal resistor whose effective value is $10.8 k\Omega$ . A very low leakage capacitor must be used for $C_{RMS}$ to prevent limiting the dynamic range. Increasing the value of $C_{\rm RMS}$ will result in lower levels of ripple on the RMS Output at the expense of an increase in settling time for a step change in the input signal amplitude. This is a proportional relationship where increasing the value of $C_{\rm RMS}$ tenfold results in a tenfold increase in the settling time. For the circuit in Figure 1, the peak-to-peak ripple approximately follows the equation: $$V_{RIPPLE(p-p)} = \frac{2\sqrt{2} \times V_{RMS}}{4\pi f R_{INT} C_{RMS}} \times \frac{R_{RMS}}{R_{IN}}$$ where $R_{INT} \approx 10.8 k\Omega$ The settling time of the SSM-2110 also depends on the frequency of the signal being processed. It takes approximately 100ms for a 300 $\mu$ Ap-p, 50Hz signal to settle within 0.1% when $C_{RMS}=1\mu$ F, and it takes 10ms for a 500Hz signal to settle within the same value. The general rule is a tenfold increase in frequency causes a tenfold reduction in settling time. The settling time also varies with the amplitude of the signal. The larger the signal level the faster the settling time. #### INPUT The INPUT (pin 17) is an AC virtual ground with approximately +1.3V DC offset voltage. The useful dynamic range of input current the device can process is 100dB (3mAp-p to 30nAp-p). The input RC network is usually chosen to allow close to 20dB of headroom in order to process high crest factor signals and provide a DC block below a given frequency band. Since in every case the ratio of $R_{\rm OUT}$ ( $R_{\rm AV}$ and $R_{\rm RMS}$ ) to $R_{\rm IN}$ determines the overall gain of the circuit, $R_{\rm OUT}$ must also be considered when selecting the low frequency breakpoint. The maximum recommended values for $R_{\rm OUT}$ vary from $4k\Omega$ to $10k\Omega$ for the circuits in Figures 1, 3, 4, and 5. Referring to the circuit in Figure 3, and assuming a gain of 1 is desired, $R_{\rm IN}$ should be set to $4k\Omega$ ( $R_{\rm RMS}$ and $R_{\rm AV}=4k\Omega$ ). Based on this value of $R_{\rm IN}$ , $C_{\rm IN}$ should be $2\mu F$ to place the subsonic filter pole at 20Hz. If you wish to limit the lower frequency to something other than 20 Hz then $C_{\rm IN}$ should be changed accordingly. The low frequency sole is governed by the simple equation f<sub>MIN</sub> = 1/2πR<sub>IN</sub>C<sub>IN</sub>. C<sub>IN</sub> should be a very low leakage capacitor to avoid impairing the dynamic range at low signal levels (many electrolytic types will not work). The choice of R $_{\rm IN}$ = 10k $\Omega$ in Figure 1 is good for processing ddBV reference signals. Given a nominal signal level of 0dBV (2.828 Vpp = 1 V $_{\rm RMS}$ ), this voltage across the 10k $\Omega$ input resister gives a nominal input current of 283 $\mu$ Ap-p, which allows 20dB of headroom. The three other common choices for R $_{\rm IN}$ are 4k $\Omega$ , 5k $\Omega$ and 8k $\Omega$ , which provide 12dB, 14dB, and 18dB respectively. The values of C $_{\rm IN}$ , R $_{\rm IN}$ and R $_{\rm OUT}$ can be changed accordingly to vary output levels to system requirements. FIGURE 2: Normalized Time Constant Relative to 1mA<sub>RMS</sub> The PREBIAS pin (pin 18), can be used to increase the speed of the RMS computing loop at low signal levels at some expense to the dynamic range. Below a $10\mu A_{RMS}$ input level, the time constant of the RMS loop will increase from its nominal value by a factor of 10 for every 20dB drop in level. By use of the PREBIAS pip one can ensure that the loop time constant will not increase above a chosen maximum as the signal level confinues to degrease. The equation relating the maximum time constant increase to the value of Remains connected to tweeh pin 18 and V—is given by: TMAX TNOM TODA × Represus (See Figure 2) FIGURE 3: Simple RMS/Absolute Value/Average Absolute Value Configuration FIGURE 5: Peak Voltage Output ### LINEAR OUTPUTS (ABSOLUTE VALUE AND RMS) The instantaneous absolute value of the input signal appears as a current absolute value pin (pin 1). The true RMS value of the input signal similarly appears as a current into the RMS pin (pin 5). With $\pm 15$ volt supplies, the voltage compliance on these outputs is from +15 to -6 volts. For simple applications it is possible to convert these currents to negative output voltages by connecting a resistor in series with the pin(s) to ground (see Figure 3). For a maximum 3mAp-p input signal, the resistor(s) value should be $4.0 k\Omega$ or less. To obtain an average of the absolute value output, capacitor $C_{\rm AVG}$ can be added in parallel with $R_{\rm AV}$ . More commonly, a positive going voltage at low impedance is desired as an output. This can be accomplished by connecting a linear output pin to the virtual ground of an op amp configured as a current-to-voltage converter (see Figures 1 and 4). The scale factor for the conversion is determined by the value of $R_{\rm IN}$ and the feedback resistor ( $R_{\rm RMS}$ or $R_{\rm AV}$ ). For the absolute value direction Figure 4, a maximum feedback resistor ( $R_{\rm AV}$ ) of 8 $\Omega$ allows maximum swing of the SSM-2131 output amplifier. Given a maximum output signal of 1.5mA peak the SSM-2131 will be able to swing to +12V. If values larger than 8 $\Omega$ are used, then signal clipping may result. For the RMS output circuit in Figure 1, the maximum feedback resistor (R<sub>RMS</sub>) can be 10kΩ since the RMS level should never exceed 1.2mA. A peak output can be implemented by using the circuit in Figure 5. The output scale factor is determined by $R_{OUT}/R_{IN}$ . The decay time constant is equal to the product $R_{OUT}C_{HOLD}$ . For this circuit, the feedback resistor ( $R_{OUT}$ ) should be kept below $5k\Omega$ . A small capacitor (10pF) is usually added in parallel with the feedback resistor for stability particularly if a high slew rate JFET input op amp is used. In Figure 4, this capacitor ( $C_{AVG}$ ) can be made large to obtain an average of the absolute value output. If the averaging circuit is implemented then $R_{IN}$ can be increased to a maximum of $10k\Omega$ since the 1.5mA peaks will no longer be present. If the signal levels being processed are less than $3mA_{P-P}$ then the above mentioned feedback resistors can be increased accordingly. The circuits in Figures 1 and 4 can be connected at the same time providing the user with multiple functions from a single SSM-2110. $R_{\rm IN}$ , $R_{\rm RMS}$ and $R_{\rm AV}$ should be set so that clipping does not occur. The linear output pins must be kept within their voltage compliance range for proper device operations. An unused linear output must always be terminated, preferably to ground. # LOG OUTPUTS (LOG<sub>RMS</sub> AND LOG<sub>ABS VAL</sub>) The log of the instantaneous absolute value and the log of true RMS of the input signal appears as voltages on pins 2 and 6 respectively. However, these outputs must be buffered, level shifted and, in many applications, temperature compensated in order to be made useful. The log recovery transistor is an internal level shifting component which may be switched between the two log outputs. This will reference the log output(s) to the internal voltage regulator which is about 7.5V above the negative supply (see Figure 6). Figures 6/7, and 8 show the recommended connection between the log output transistor $\Omega_{10}$ , and the log recovery transistor $\Omega_{11}$ . Note that although the log recovery transistor can be switched between the two log outputs, only one log output can be recovered at a time. With the resistor values $R_{\rm REF1}$ and $R_{\rm REF2}$ shown, the output swing at the emitter of $\Omega_{1}$ over the dynamic FIGURE 6: Log Recovery Circuit FIGURE 8: Log of RMS range of the device will be roughly symmetrical about the internal negative voltage reference. Also, the output impedance will be low enough to drive the log amplifier's input(s) without introducing significant errors. The bias current into the pins of the log amplifier is typically less than $1\mu A$ but can be as high as $2\mu A$ . For this reason the current through the log recovery transistor $Q_{11}$ should always be set higher than $5\mu A$ . The current $I_{REF1}$ should not be set too high (above $50\mu A$ ) because the base current of $Q_{10}$ induces errors in the RMS computing loop. If higher reference currents are required then they should be taken care of by changing the current through $Q_{11}$ . This can be done by changing $R_{REF2}$ . The Log Recovery Amplifier Section explains this in more detail. The output sensitivity at EMITTER (pin 8) is about +60mV for every 10dB of signal level increase at 25°C. This sensitivity has a temperature coefficient of +3300ppm/°C. The log of absolute value output can be converted to a log of mean value by connecting a capacitor between LOG<sub>ABS VAL</sub> (pin 2) and V—(see Figure 7). Since this is an emitter follower output, the response to a large-signal level increase will be fast while the time constant of the output following a large-signal level decrease will be determined by the product of capacitor C<sub>AVG</sub> and resistor R<sub>BDE1</sub>. One might think that connecting a capacitor to the log output would produce the average of the log of the absolute value. However, since the capacitor enforces an AC ground at the emitter of the output transistor, the capacitor charging currents are proportional to the antilog of the signal at the base. Since the base voltage is the log of the absolute value, the log and the antilog terms cancel, and the capacitor is charged as a linear integrator with a current directly proportional to the absolute value of the input current. This effectively inverts the order of the averaging and logging operations. The signal at the output, therefore, is the log of the average of the absolute value of the input signal. #### LOG RECOVERY AMPLIFIER (PINS 9,10, 11 AND 12) The log recovery amplifier is a linearized voltage-to-current transconductor whose gain can be made proportional to absolute temperature. It is used to reference the log output(s) to ground and also to temperature compensate the $V_{\rm T}$ (KT/q) terms in the log output recovery transistors ( $Q_{\rm Z}/Q_{\rm 10}$ and $Q_{\rm 11}$ ). One input of the log recovery amplifier is usually connected to EMITTER (the emitter of the log recovery transistor—pin 8) while the other is connected to $V_{\mathsf{REF}}$ (pin 3). Figure 6 shows the internal and external connections used to obtain an output voltage equal to $V_{LOG(RMS)}$ . The transfer characteristic of the log recovery transistors is given by the following equation: $$\begin{split} \Delta V_{1N} &= V_T \times \ln \left( \frac{\left(V_{1N(RMS)}/R_{1N}\right)^2}{I_{REF1} \times I_{REF2}} \right) \\ \text{where, } I_{REF1} &= \left( \frac{8.1 V}{R_{REF1}} \right) \\ & \cdot I_{REF2} &= \left( \frac{7.5 V}{R_{REF2}} \right) + 1 \mu A \end{split}$$ The transfer characteristic of the log recovery amplifier is given by the following equation: $$I_{OUT} = \frac{64 \text{mV} \Delta V_{IN}}{R_{SCALE} V_{T}}$$ Combining the two equations yields the overall transfer characteristic for the outur voltage $V_{LOG(RMS)}$ : $$V_{LOG (RMS)} = \frac{0.148 \times R_{RMS}}{R_{SCALE}} \times log \left( \frac{\left( V_{IN}/R_{IN} \right)^{2}}{I_{REF1} \times I_{REF2}} \right)$$ where, $$I_{REF1} \approx \left(\frac{8.1V}{R_{REF1}}\right)$$ $I_{REF2} \approx \left(\frac{7.5V}{R_{REF2}}\right) + 1\mu A$ Ideally this voltage is completely independent of temperature. However, due to the temperature coefficient of several transistors internal to the SSM-2110, this is not entirely true. The temperature coefficient is approximately ±75ppm/°C. With the values shown in Figures 7 and 8, this transfer function corresponds to an output change of 50mV/dB. The reference current is set to 10µA to provide the widest possible dynamic range. The following results can be expected for the circuit in Figure 8: V<sub>IN (RMS)</sub> 100μ 1mV 10 10V I<sub>IN (RMS)</sub> 10πA 100mV 1V 10V V<sub>LOG OUT</sub> 3V -2V -1V 0V 1P 2V An R $_{\text{SCALE}}$ value of approximately 4.7k $\Omega$ gives the best everall linearity and temperature compensation performance. This is an improvement of about a factor of 40 over the uncompensated drift. A $2k\Omega$ resistor in series with a silicon diode can be connected from LOG SCALE (pin 12) to the negative supply to defeat the temperature compensation for certain applications such as compressor/limiters where the log drift will cancel the thermal gain drift of a VCA's dB/volt control port. The maximum output current for both the compensated and uncompensated examples above is $\pm 250\mu A$ . This output current is converted to a voltage with the circuits in Figures 7 and 8. For these circuits this corresponds to a maximum output voltage of $\pm 3.975 V$ . If $R_{SCALE}$ is changed from the nominal value of $4.7 k\Omega$ the maximum output current will also change by the following equation: $$I_{LOGOUT(MAX)} = \frac{1.18V}{R_{SCALE}}$$ If the log recovery amplifier is not used, +LOG IN (pin 10) and -LOG IN (pin 11) must be connected to $V_{\rm REF}$ (pin 3) for proper operation of the rest of the circuit. It is possible to use one of the log configurations in Figure 7 or 8 in conjunction with the linear output circuits (Figures 1, 3, 4 and 5) but care must be taken in choosing the appropriate resistor values. This provides the user with substantial flexibility from a single device. ERROR TRIMMING The offset, reference and scale factor trims (Figure 9) can be used to improve the overall accuracy of the revice. The correct procedure for trimming out the various errors is as follows. First, +LOG IN (pin 10) and –LOG IN (pin 11) should be cannected to $V_{\rm REF}$ (pin 3). The offset trim should be adjusted to achieve 0V at the $V_{\rm LOG(RMS)}$ output. This nulls out any DC errors due to offsets in the log recovery amplifier. Second, reconnect the $\pm {\rm LOG\,IN}$ pins as shown in Figure 9. Apply an input signal of $100{\rm mV_{RMS}}$ ( $10{\rm \mu A_{RMS}}$ ). Adjust the reference trim to obtain 0V at the $V_{\rm LOG(RMS)}$ output. This compensates for the input bias current of the log recovery amplifier and other errors. It sets the reference current to 10μA. Third, change the input signal to 1V<sub>RMS</sub> (100μA<sub>RMS</sub>). Adjust the scale frim to obtain 1,000V at the V<sub>LOG(RMS)</sub> output. This adjusts the scale factor to obtain 1V/20dB (50mV/dB). If other reference currents or scale factors are used then steps 2 and 3 will have to be changed accordingly. This same procedure can be used for the log absolute value and log average absolute value configurations. If the log resovery amplifier is not used then the circuit in Figure 10 should be used to trim the offsets. FIGURE11: RMS, Average of Absolute Value and Crest Factors for Different Waveforms The automatic gain control amplifier shown below features selectable gain reduction compression ratios and time domain adjustable AGC attack and release. The design employs the SSM-2013 VCA, SSM-2110 true RMS-to-DC converter, two SSM-2134 low noise op amps and an OP-215 FET input op amp. For additional information about this circuit, please see application note AN-116.